JISE


  [1] [2] [3] [4] [5] [6] [7] [8] [9] [10] [11] [12] [13] [14]


Journal of Information Science and Engineering, Vol. 35 No. 6, pp. 1175-1191


Ultra-Low Power Hybrid PLL Frequency Synthesizer with Lock Check Provisioning Efficient Phase Noise


P. N. METANGE1 AND K. B. KHANCHANDANI2
1Department of Electronics and Telecommunication
MET Bhujbal Knowledge City
Maharashtra, 422003 India

2Shri Sant Gajanan Maharaj College of Engineering
Shegaon, Maharashtra, 444203 India
E-mail: metangepn@gmail.com


An accurate frequency synthesizer is essential in wireless communications, radar systems, and frequency metrology. However, open-loop signal sources exhibit severe frequency fluctuation and are vulnerable to supply-induced frequency drift, phase noise, power consumption. There is a demand for precise oscillation frequency with wide tuning range and low phase noise. This motivates the proposed synthesizer to achieve relatively lower in-band phase noise as well as good out-of-band phase noise through the use of digital amplitude control circuit. This paper presents a low power, low phase noise, and fast locking CMOS PLL frequency synthesizer. The frequency synthesizer is designed by using the 65nmCMOS technology. It can support LTE, GSM/EDGE application with the frequency ranged from 4.39 GHz to 5.71 GHz for the local oscillator in the RF front-end circuits. This paper achieves the faster locking with the lock check through controlling the phase detector and charge pump to enhance the locking speed of the proposed PLL. By implementing the proposed design, the locking speed can be enhanced along with minimum power consumption and phase noise.


Keywords: Hybrid PLL, Frequency Synthesizer, Amplitude Control Circuit, Lock check, GSM/ EDGE and LTE

  Retrieve PDF document (JISE_201906_01.pdf)